<table>
<thead>
<tr>
<th>Revision</th>
<th>Revision History</th>
<th>Date</th>
</tr>
</thead>
<tbody>
<tr>
<td>1.0</td>
<td>Initial release.</td>
<td>6/2/2003</td>
</tr>
<tr>
<td>1.1</td>
<td>Incorporated approved Errata and ECNs.</td>
<td>3/28/2003</td>
</tr>
<tr>
<td>1.2</td>
<td>Incorporated approved ECNs.</td>
<td>10/26/2007</td>
</tr>
</tbody>
</table>

PCI-SIG disclaims all warranties and liability for the use of this document and the information contained herein and assumes no responsibility for any errors that may appear in this document, nor does the PCI-SIG make a commitment to update the information contained herein.

Contact the PCI-SIG office to obtain the latest revision of the specification.

**Membership Services**

www.pcisig.com  
E-mail: administration@pcisig.com  
Phone: 503-619-0569  
Fax: 503-644-6708

**Technical Support**

techsupp@pcisig.com

**DISCLAIMER**

This PCI Express Mini Card Electromechanical Specification is provided "as is" with no warranties whatsoever, including any warranty of merchantability, noninfringement, fitness for any particular purpose, or any warranty otherwise arising out of any proposal, specification, or sample. PCI-SIG disclaims all liability for infringement of proprietary rights, relating to use of information in this specification. No license, express or implied, by estoppel or otherwise, to any intellectual property rights is granted herein.

PCI, PCI Express, PCIe, and PCI-SIG are trademarks or registered trademarks of PCI-SIG.

All other product names are trademarks, registered trademarks, or service marks of their respective owners.
Contents

1. INTRODUCTION ................................................................................................................ ...7
  1.1. OVERVIEW ................................................................................................................... 7
  1.2. SPECIFICATION REFERENCES.................................................................................... 9
  1.3. TARGETED APPLICATIONS .......................................................................................... 9
  1.4. FEATURES AND BENEFITS .......................................................................................... 10
2. MECHANICAL SPECIFICATION ...................................................................................... 11
  2.1. OVERVIEW ................................................................................................................. 11
  2.2. CARD SPECIFICATIONS ............................................................................................ 11
    2.2.1. Card Form Factor .................................................................................................. 12
    2.2.2. Card and Socket Types ....................................................................................... 13
    2.2.3. Card PCB Details ............................................................................................... 14
  2.3. SYSTEM CONNECTOR SPECIFICATIONS ................................................................... 21
    2.3.1. System Connector ............................................................................................... 21
    2.3.2. System Connector Parametric Specifications ..................................................... 21
  2.4. I/O CONNECTOR AREA .............................................................................................. 23
  2.5. RECOMMENDED SOCKET CONFIGURATIONS.......................................................... 23
    2.5.1. Single-Use Full-Mini and Half-Mini Sockets ....................................................... 23
    2.5.2. Dual-Use Sockets ............................................................................................... 26
    2.5.3. Dual Head-to-Head Sockets .............................................................................. 29
    2.5.4. Side-by-Side Socket Spacing ........................................................................... 32
  2.6. THERMAL GUIDELINES ............................................................................................. 32
    2.6.1. Thermal Design Definitions .............................................................................. 32
    2.6.2. Thermal Guidelines for PCI Express Mini Card Add-in Card Designers ........... 33
    2.6.2.1. Implementation Considerations ................................................................... 34
    2.6.3. Thermal Guidelines for Integrating Wireless Wide Area Network Mini Card Add-in
           Cards ....................................................................................................................... 35
3. ELECTRICAL SPECIFICATIONS ...................................................................................... 39
  3.1. OVERVIEW ................................................................................................................. 39
  3.2. SYSTEM INTERFACE SIGNALS ............................................................................... 39
    3.2.1. Power Sources and Grounds ............................................................................. 41
    3.2.2. PCI Express Interface ...................................................................................... 41
    3.2.3. USB Interface ................................................................................................. 42
    3.2.4. Auxiliary Signals .............................................................................................. 42
      3.2.4.1. Reference Clock ....................................................................................... 42
      3.2.4.2. CLKREQ# Signal ..................................................................................... 42
      3.2.4.3. PERST# Signal ......................................................................................... 46
      3.2.4.4. WAKE# Signal ......................................................................................... 46
      3.2.4.5. SMBus ........................................................................................................ 46
    3.2.5. Communications Specific Signals ...................................................................... 47
      3.2.5.1. Status Indicators ...................................................................................... 47
      3.2.5.2. W_DISABLE# Signal ............................................................................. 48
3.2.6. User Identity Module (UIM) Interface ................................. 49
  3.2.6.1. UIM_PWR ................................................................. 49
  3.2.6.2. UIM_RESET ........................................................... 49
  3.2.6.3. UIM_CLK ............................................................. 49
  3.2.6.4. UIM_VPP ............................................................. 49
  3.2.6.5. UIM_DATA ........................................................... 50
  3.3. Connector Pin-out Definitions .............................................. 50
    3.3.1. Grounds ............................................................... 51
    3.3.2. Coexistence Pins .................................................. 51
    3.3.3. Reserved Pins ...................................................... 51
  3.4. Electrical Requirements ..................................................... 52
    3.4.1. Logic Signal Requirements ...................................... 52
    3.4.2. Digital Interfaces ................................................... 52
    3.4.3. Power ................................................................. 55
  3.5. Card Enumeration ............................................................. 55

A. Supplemental Guidelines for PCI Express Mini Card Connector Testing ........................................ 57
  A.1. Test Boards Assembly .................................................... 57
    A.1.1. Base Board Assembly .............................................. 58
    A.1.2. Plug-in Cards Assembly .......................................... 59
  A.2. Insertion Loss Measurement ........................................... 60
  A.3. Return Loss Measurement .............................................. 60
  A.4. Near End Crosstalk Measurement ................................. 60

B. I/O Connector Guidelines ....................................................... 63
  B.1. Wire-line MODEMS ..................................................... 63
  B.2. IEEE 802.3 Wired Ethernet .......................................... 63
  B.3. IEEE 802.11 Wireless Ethernet ....................................... 63
Figures

FIGURE 1-1: PCI EXPRESS MINI CARD ADD-IN CARD INSTALLED IN A MOBILE PLATFORM........... 8
FIGURE 1-2: LOGICAL REPRESENTATION OF THE PCI EXPRESS MINI CARD SPECIFICATION ........ 8
FIGURE 2-1: FULL-MINI CARD FORM FACTOR (MODEM EXAMPLE APPLICATION SHOWN) ........ 12
FIGURE 2-2: HALF-MINI CARD FORM FACTOR (WIRELESS EXAMPLE APPLICATION SHOWN) .... 13
FIGURE 2-3: FULL-MINI CARD TOP AND BOTTOM ................................................................. 15
FIGURE 2-4: HALF-MINI CARD TOP AND BOTTOM ................................................................. 16
FIGURE 2-5: CARD TOP AND BOTTOM DETAILS A AND B .................................................... 17
FIGURE 2-6: CARD EDGE ...................................................................................................... 18
FIGURE 2-7: CARD COMPONENT KEEP OUT AREAS FOR FULL-MINI CARDS ......................... 19
FIGURE 2-8: CARD COMPONENT KEEP OUT AREAS FOR HALF-MINI CARDS ....................... 20
FIGURE 2-9: PCI EXPRESS MINI CARD SYSTEM CONNECTOR ............................................. 21
FIGURE 2-10: I/O CONNECTOR LOCATION AREAS ............................................................... 23
FIGURE 2-11: RECOMMENDED SYSTEM BOARD LAYOUT FOR FULL-MINI-ONLY SOCKET .... 24
FIGURE 2-12: RECOMMENDED SYSTEM BOARD LAYOUT FOR HALF-MINI-ONLY SOCKET ..... 25
FIGURE 2-13: RECOMMENDED SYSTEM BOARD LAYOUT (DETAIL D) .................................. 26
FIGURE 2-14: DUAL-USE SOCKET ....................................................................................... 27
FIGURE 2-15: RECOMMENDED SYSTEM BOARD LAYOUT FOR DUAL-USE SOCKET .......... 28
FIGURE 2-16: DUAL HEAD-TO-HEAD SOCKET .................................................................... 30
FIGURE 2-17: RECOMMENDED SYSTEM BOARD LAYOUT FOR DUAL HEAD-TO-HEAD SOCKETS... 31
FIGURE 2-18: RECOMMENDED SYSTEM BOARD LAYOUT (SIDE-BY-SIDE SPACING) .......... 32
FIGURE 2-19: POWER DENSITY UNIFORM LOADING AT 80 PERCENT COVERAGE ............ 34
FIGURE 3-1: POWER-UP CLKREQ# TIMING ....................................................................... 44
FIGURE 3-2: CLKREQ# CLOCK CONTROL TIMINGS .......................................................... 45

Tables

TABLE 2-1: CARD AND SOCKET TYPES CROSS-COMPATIBILITY ........................................ 14
TABLE 2-2: SYSTEM CONNECTOR PHYSICAL REQUIREMENTS .......................................... 21
TABLE 2-3: SYSTEM CONNECTOR MECHANICAL PERFORMANCE REQUIREMENTS .......... 22
TABLE 2-4: SYSTEM CONNECTOR ELECTRICAL PERFORMANCE REQUIREMENTS .......... 22
TABLE 2-5: SYSTEM CONNECTOR ENVIRONMENTAL PERFORMANCE REQUIREMENTS .... 22
TABLE 2-6: MAXIMUM TDP ................................................................................................. 35
TABLE 3-1: PCI EXPRESS MINI CARD SYSTEM INTERFACE SIGNALS ............................... 39
TABLE 3-2: POWER-UP CLKREQ# Timings ........................................................................ 44
TABLE 3-3: CLKREQ# CLOCK CONTROL TIMINGS .......................................................... 45
TABLE 3-4: SIMPLE INDICATOR PROTOCOL FOR LED STATES ....................................... 47
TABLE 3-5: RADIO OPERATIONAL STATES ........................................................................... 48
TABLE 3-6: SYSTEM CONNECTOR PIN-OUT ................................................................. 50
TABLE 3-7: DC SPECIFICATION FOR 3.3V LOGIC SIGNALING ...................................... 52
TABLE 3-8: SIGNAL INTEGRITY REQUIREMENTS AND TEST PROCEDURES ................... 53
TABLE 3-9: POWER RATINGS ............................................................................................. 55
1. Introduction

1.1. Overview

This specification defines an implementation for small form factor PCI Express cards. The specification uses a qualified sub-set of the same signal protocol, electrical definitions, and configuration definitions as the PCI Express Base Specification, Revision 1.1. Where this specification does not explicitly define PCI Express characteristics, the PCI Express Base Specification governs.

The primary differences between a PCI Express add-in card (as defined by the PCI Express Card Electromechanical Specification) and a PCI Express Mini Card add-in card is a unique card form factor optimized for mobile computing platforms and a card-system interconnection optimized for communication applications. Specifically, PCI Express Mini Card add-in cards are smaller and have smaller connectors than standard PCI Express add-in cards.

Figure 1-1 shows a conceptual drawing of this form factor as it may be installed in a mobile platform. Figure 1-1 does not reflect the actual dimensions and physical characteristics as those details are specified elsewhere in this specification. However, it is representative of the general concept of this specification to use a single system connector to support all necessary system interfaces by means of a common edge connector. Communications media interfaces may be provided via separate I/O connectors and RF connectors each with independent cables as illustrated in Figure 1-1.
PCI Express Mini Card supports two primary system bus interfaces: PCI Express and USB as shown in Figure 1-2.

Figure 1-1: PCI Express Mini Card Add-in Card Installed in a Mobile Platform

Figure 1-2: Logical Representation of the PCI Express Mini Card Specification


1.2. Specification References

This specification requires references to other specifications or documents that will form the basis for some of the requirements stated herein.

- PCI Express Base Specification, Revision 1.1
- PCI Express Card Electromechanical Specification, Revision 1.1
- PCI Local Bus Specification, Revision 2.3
- Mini PCI Specification, Revision 1.0
- PCI Bus Power Management Interface Specification, Revision 1.2
- Advanced Configuration and Power Interface Specification, Revision 2.0b
- Universal Serial Bus Specification, Revision 2.0
- SMBus Specification, Revision 2.0
- EIA-364-1000.01: Environmental Test Methodology for Assessing the Performance of Electrical Connectors and Sockets Used in Business Office Applications
- EIA-364: Electrical Connector/Socket Test Procedures Including Environmental Classifications

1.3. Targeted Applications

Although the PCI Express Mini Card is originally intended for both wired and wireless communication applications, it is not limited to such applications. Communications-specific applications may include:

Wired data communication:
- Local Area Network (LAN): 10/100/1000 Mbps Ethernet
- Wide Area Network (WAN): V.90/V.92 modem

Wireless data communication:
- Wireless-LAN (W-LAN): 802.11b/g/a (2.4 GHz and 5.2 GHz bands)
- Wireless-WAN (W-WAN): Cellular data (e.g., GSM/GPRS, UMTS, and CDMA-2000)
- Wireless-Personal Area Network (W-PAN): Bluetooth

PCI Express Mini Card is targeted toward addressing system manufacturers’ needs for build-to-order and configure-to-order rather than providing a general end-user-replaceable module. In specific applications such as wireless, there are worldwide regulatory implications in providing end-user access to items such as antenna connections and frequency-determining components. It is up
to the system manufacturer to limit access to appropriate trained service personnel and provide such notification to the user.

Although not specifically considered, other applications that may also find their way to this form factor include advanced wired WAN technologies (xDSL and cable modem), location services using GPS, and audio functions.

1.4. Features and Benefits

The performance characteristics of PCI Express make PCI Express Mini Card add-in cards desirable in a wide range of mobile systems. This mobile computer optimized form factor provides a number of benefits, including:

- **Upgradeability** – PCI Express Mini Card add-in cards are removable and upgradeable with available “new technology” cards. This allows upgrades to the newest technologies. System manufacturers are responsible for providing sufficient notification in the accompanying manual when a qualified technician should perform the upgrade service.

- **Flexibility** – A single PCI Express Mini Card interface can accommodate various types of communications devices. Therefore, the OEM manufacturer can supply build-to-order systems (for example, a network interface card instead of a modem or Token Ring instead of Ethernet).

- **Reduced Cost** – A standard form factor for small form factor add-in cards makes them more manufacturable, which may lead to reduced costs and provide an economy-of-scale advantage over custom manufactured form factors.

- **Serviceability** – PCI Express Mini Card add-in cards can be removed and easily serviced if they fail.

- **Reliability** – PCI Express Mini Card add-in cards will be mass-produced cards with higher quality than low-volume custom boards.

- **Software Compatibility** – PCI Express Mini Card add-in cards are intended to be fully compatible with software drivers and applications that will be developed for standard PCI Express add-in cards.

- **Reduced Size** – PCI Express Mini Card add-in cards are smaller than PC Cards, PCI Express add-in cards, Mini PCI add-in cards, and other add-in card form factors. This reduced size permits a higher level of integration of data communications devices into notebook PCs.

- **Regulatory Agency Accepted Form Factor** – Standardization of the PCI Express Mini Card form factor will permit world wide regulatory agencies to approve PCI Express Mini Card communications devices independent of the system. This significantly reduces cost and risk on the part of systems manufacturers.

- **Power Management** – PCI Express Mini Card is designed to be truly mobile friendly for current and future mobile specific power management features.
2. Mechanical Specification

2.1. Overview

This specification defines two small form factor cards for systems in which a PCI Express add-in card cannot be used due to mechanical system design constraints. The specification defines smaller cards based on a single 52-pin card-edge type connector for system interfaces. The specification also defines the PCI Express Mini Card system board connector. In this document Mini Card refers to either form-factor. As the two form-factors primarily differ in length, they will be individually identified as the Full-Mini Card and the Half-Mini Card for the full length and half-length versions of the cards, respectively.

2.2. Card Specifications

There are two PCI Express Mini Card add-in card sizes: Full-Mini Card and Half-Mini Card. For purposes of the drawings in this specification, the following notes apply:

- All dimensions are in millimeters, unless otherwise specified.
- All dimension tolerances are ± 0.15 mm, unless otherwise specified.
- Dimensions marked with an asterisk (*) are overall envelope dimensions and include space allowances for insulation to comply with regulatory and safety requirements.
- Insulating material shall not interfere with or obstruct mounting holes or grounding pads.
2.2.1. Card Form Factor

The card form factors are specified by Figure 2-1 and Figure 2-2. These figures illustrate example applications. The hatched areas shown in these figures represent the available component volume for the card’s circuitry.

Figure 2-1: Full-Mini Card Form Factor (Modem Example Application Shown)
2.2.2. Card and Socket Types

Given the multiple card sizes defined for Mini Card, host platforms have options with regard to socket configurations implemented to support each of the card sizes and potentially the mixing of the two card sizes within a common socket arrangement.

Single socket arrangements include those specific to Full-Mini Card (F1) and Half-Mini Card (H1) only usages. These sockets specifically have the card retention features for only one size card and are further defined in Section 2.5.1.

Additionally, a single socket that optionally supports either a Full-Mini Card (F2) or a Half-Mini Card (H1 or H2) is possible to implement, this type being referred to as a dual-use socket and supports card retention for both size cards. See Section 2.5.2 for more details on this socket definition.

A dual head-to-head socket is defined as an optional way to incorporate two socket connectors (identified as A and B) into a space that most closely replaces a single Full-Mini socket. This arrangement offers the choice of installing two Half-Mini Cards (one of which has to be a H2 type) or one Full-Mini Card (F2) enabling some additional flexibility for a selection of BTO options. See Section 2.5.3 for more details on this socket definition.

Table 2-1 defines cross-compatibility for a series of defined card and socket types. It is important to notice that the dual head-to-head socket arrangement has special limitations with regard to card compatibility.
### Table 2-1: Card and Socket Types Cross-Compatibility

<table>
<thead>
<tr>
<th>Card Types</th>
<th>Full-Mini-Only Socket*</th>
<th>Half-Mini-Only Socket</th>
<th>Dual-Use Socket</th>
<th>Dual Head-to-Head Socket</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td>Connector A</td>
<td>Connector A</td>
<td>Connector A</td>
<td>Connector A</td>
</tr>
<tr>
<td>F1 Full-Mini^1</td>
<td>Yes</td>
<td>No</td>
<td>No</td>
<td>No</td>
</tr>
<tr>
<td>F2 Full-Mini with bottom-side keep outs</td>
<td>Yes</td>
<td>No</td>
<td>Yes</td>
<td>Yes</td>
</tr>
<tr>
<td>H1 Half-Mini</td>
<td>No</td>
<td>Yes</td>
<td>Yes</td>
<td>Yes</td>
</tr>
<tr>
<td>H2 Half-Mini with bottom-side keep outs</td>
<td>No</td>
<td>Yes</td>
<td>Yes</td>
<td>Yes</td>
</tr>
</tbody>
</table>

* Equivalent to the original Mini Card defined card and socket in Revision 1.1 of this specification.

Mini Cards that were developed prior to this type definition are by default identified as Type F1. Given that the existing design meets the bottom-side keep out definition for Type F2, then subsequently identifying the product as Type F2 is acceptable.

#### 2.2.3. Card PCB Details

Figure 2-3, Figure 2-4, Figure 2-5, and Figure 2-6 provide the printed circuit board (PCB) details required to fabricate the card. The PCB for this application is expected to be 1.0 mm thick.
Figure 2-3: Full-Mini Card Top and Bottom
Pin numbering reference:
Odd pins – Top Side
Even pins – Bottom Side

Figure 2-4: Half-Mini Card Top and Bottom
Figure 2-5: Card Top and Bottom Details A and B
Hatched areas illustrate maximum available component volume.

Notes:

⚠ Card thickness applies across tabs and includes plating and/or metalization.

⚠ Edge bevel must be present and free of cutting burrs from PCB and contact materials.

Figure 2-6: Card Edge

Figure 2-7 and Figure 2-8 provide details regarding the component keep out areas on Full-Mini (Types F1 and F2) and Half-Mini Cards (Types H1 and H2), respectively.
Figure 2-7: Card Component Keep Out Areas for Full-Mini Cards
Figure 2-8: Card Component Keep Out Areas for Half-Mini Cards
2.3. System Connector Specifications

The PCI Express Mini Card system connector is similar to the SO-DIMM connector and is modeled after the Mini PCI Type III connector without side retaining clips.

Note: All dimensions are in millimeters, unless otherwise specified. All dimension tolerances are ± 0.15 mm, unless otherwise specified.

2.3.1. System Connector

The system connector is 52-pin card edge type connector. Detailed dimensions should be obtained from the connector manufacturer. Figure 2-9 shows the system connector.

⚠️ Depth of card slot and orientation post centerlines must be aligned by ± 0.05.

![Figure 2-9: PCI Express Mini Card System Connector](image)

2.3.2. System Connector Parametric Specifications

Table 2-2, Table 2-3, Table 2-4, and Table 2-5 specify the requirements for physical, mechanical, electrical, and environmental performance for the system connector.

**Table 2-2: System Connector Physical Requirements**

<table>
<thead>
<tr>
<th>Parameter</th>
<th>Specification</th>
</tr>
</thead>
<tbody>
<tr>
<td>Connector Housing</td>
<td>U.L. rated 94-V-1 (minimum)</td>
</tr>
<tr>
<td></td>
<td>Must be compatible with lead-free soldering process</td>
</tr>
<tr>
<td>Contacts: Receptacle</td>
<td>Copper alloy</td>
</tr>
<tr>
<td>Contact Finish: Receptacle</td>
<td>Must be compatible with lead-free soldering process</td>
</tr>
</tbody>
</table>
### Table 2-3: System Connector Mechanical Performance Requirements

<table>
<thead>
<tr>
<th>Parameter</th>
<th>Specification</th>
</tr>
</thead>
<tbody>
<tr>
<td>Durability</td>
<td>EIA-364-9</td>
</tr>
<tr>
<td></td>
<td>50 cycles</td>
</tr>
<tr>
<td>Total mating/unmating force*</td>
<td>EIA-364-13</td>
</tr>
<tr>
<td></td>
<td>2.3 kgf maximum</td>
</tr>
<tr>
<td>Shock</td>
<td>EIA-364-27, Test condition A</td>
</tr>
<tr>
<td></td>
<td>Add to EIA-364-1000 test group 3 with LLCR before</td>
</tr>
<tr>
<td></td>
<td>vibration sequence.</td>
</tr>
<tr>
<td></td>
<td>Note: Shock specifications assume that an</td>
</tr>
<tr>
<td></td>
<td>effective card retention feature is used.</td>
</tr>
</tbody>
</table>

* Card mating/unmating sequence:
1. Insert the card at the angle specified by the manufacturer.
2. Rotate the card into position.
3. Reverse the installation sequence to unmate.

### Table 2-4: System Connector Electrical Performance Requirements

<table>
<thead>
<tr>
<th>Parameter</th>
<th>Specification</th>
</tr>
</thead>
<tbody>
<tr>
<td>Low Level Contact Resistance</td>
<td>EIA-364-23</td>
</tr>
<tr>
<td></td>
<td>55 mΩ maximum (initial) per contact;</td>
</tr>
<tr>
<td></td>
<td>20 mΩ maximum change allowed</td>
</tr>
<tr>
<td>Insulation Resistance</td>
<td>EIA-364-21</td>
</tr>
<tr>
<td></td>
<td>&gt; 5 x 10^8 @ 500 V DC</td>
</tr>
<tr>
<td>Dielectric Withstanding Voltage</td>
<td>EIA-364-20</td>
</tr>
<tr>
<td></td>
<td>&gt; 300 V AC (RMS) @ sea level</td>
</tr>
<tr>
<td>Current Rating</td>
<td>0.50 A/power contact (continuous)</td>
</tr>
<tr>
<td></td>
<td>The temperature rise above ambient shall not exceed</td>
</tr>
<tr>
<td></td>
<td>30 °C. The ambient condition is still air at 25 °C.</td>
</tr>
<tr>
<td></td>
<td>EIA-364-70 method 2</td>
</tr>
<tr>
<td>Voltage Rating</td>
<td>50 V AC per contact</td>
</tr>
</tbody>
</table>

### Table 2-5: System Connector Environmental Performance Requirements

<table>
<thead>
<tr>
<th>Parameter</th>
<th>Specification</th>
</tr>
</thead>
<tbody>
<tr>
<td>Operating Temperature</td>
<td>-40 °C to +80 °C</td>
</tr>
<tr>
<td>Environmental Test Methodology</td>
<td>EIA-364-1000.01</td>
</tr>
<tr>
<td></td>
<td>Test Group, 1, 2, 3, and 4</td>
</tr>
<tr>
<td>Useful Field Life</td>
<td>5 years</td>
</tr>
</tbody>
</table>

To ensure that the environmental tests measure the stability of the connector, the add-in cards used shall have edge finger tabs with a minimum plating thickness of 30 micro-inches of gold over 50 micro-inches of nickel (for environmental test purposes only). Furthermore, it is highly desirable that testing gives an indication of the stability of the connector when add-in cards at the lower and
upper limit of the card thickness requirement are used. In any case, both the edge tab plating thickness and the card thickness shall be recorded in the environmental test report.

2.4. I/O Connector Area

The placement of I/O connectors on a PCI Express Mini Card add-in card is recommended to be at the end opposite of the system connector as shown in Figure 2-10. The recommended area applies to both sides of the card, though typical placement will be on the top of the card due to the additional height available. Depending on the application, one or more connectors may be required to provide for cabled access between the card and media interfaces such as LAN and modem line interfaces and/or RF antennas. This area is not restricted to I/O connectors only and can be used for circuitry if not needed for connectors.

![Figure 2-10: I/O Connector Location Areas](image)

2.5. Recommended Socket Configurations

The following subsections address various recommended footprints for the system connector covering single-use sockets, dual-use sockets and multi-socket configurations.

2.5.1. Single-Use Full-Mini and Half-Mini Sockets

Figure 2-11, Figure 2-12, and Figure 2-13 show the recommended system board layouts for single-use sockets.
Figure 2-11: Recommended System Board Layout for Full-Mini-Only Socket
Figure 2-12: Recommended System Board Layout for Half-Mini-Only Socket
2.5.2. Dual-Use Sockets

Figure 2-14 illustrates the concept of a dual-use socket that can accept either a Full-Mini Card or a Half-Mini Card. This socket differs from the Full-Mini-only socket in that consideration is given to support hold down support for the installation of a Half-Mini Card into the same socket. All Mini Cards with the exception of the Type F1 Full-Mini Card are compatible with this socket.

Figure 2-15 shows the recommended system board layout for the dual-use socket.
Figure 2-14: Dual-Use Socket
Figure 2-15: Recommended System Board Layout for Dual-Use Socket
2.5.3. **Dual Head-to-Head Sockets**

Figure 2-16 illustrates the concept of a dual head-to-head socket configuration. This optional configuration defines a two connector (A and B) solution that is intended to allow installation for either one Full-Mini Card or two Half-Mini Cards. Figure 2-17 shows the recommended system board layout for this configuration based on overlaying the defined dual-use and Half-Mini-only sockets (see Figure 2-12 and Figure 2-15 for additional dimensional details).

It is important to note the limitations regarding card compatibility with this socket configuration. Connector A can accept all but the Type F1 Full-Mini Card. Connector B can only accept Type H2 Half-Mini Cards. When using two Half-Mini Cards in this configuration, care must be taken that at least one of those cards be Type H2.
Figure 2-16: Dual Head-to-Head Socket
Position of Connector B

Position of Connector A

Footprint based on Dual-Use Socket footprint

Footprint based on Half-Mini-only Socket footprint rotated 180°

Note 1: The two keepout areas at the top of the Dual-Use Socket footprint vary in this layout to match those defined for the bottom side only keepouts for the Half-Mini Type H2.

**Figure 2-17:** Recommended System Board Layout for Dual Head-to-Head Sockets
2.5.4. **Side-by-Side Socket Spacing**

Figure 2-18 shows the recommendation for placing Mini Card sockets side-by-side on a system board. This recommendation can be combined with any of the other system board recommendations for increased flexibility in managing multiple cards in a single platform.

![Figure 2-18: Recommended System Board Layout (Side-by-Side Spacing)](image)

2.6. **Thermal Guidelines**

The following thermal guidelines are intended to provide guidance to both system board designers and PCI Express Mini Card add-in card designers.

2.6.1. **Thermal Design Definitions**

The *Thermal Design Power* (TDP) is the steady state electrical power that is converted to heat and dissipated by a card or any heat source. The TDP is less than the electrical power and as an example could be the electrical power minus the radiated power in a wireless radio.

*Steady state* is defined as the operational application profile that represents the normal use scenario for the product being specified. This might include a series of radio transmissions and receptions occurring at a regular interval that is representative of actual use within normal bounds for the network being used. A maximum TDP would be based on a steady state condition associated with the scenario that dissipates the maximum average power.

* A *thermal guideline* is a non-normative technical discussion or objective that could be used to describe the design or the conditions in which it operates.
In cases where either the system board or PCI Express Mini Card add-in card does not strictly follow the guidelines a coordinated solution between the card and the host platform vendor is dictated. Solutions might be able to manage higher thermals by implementing features that may include passive (e.g., thermal insulation, thermal spreading) and active (e.g., thermal-based throttling) techniques. Such techniques are not comprehended by this specification.

2.6.2. Thermal Guidelines for PCI Express Mini Card Add-in Card Designers

This section provides guidelines for PCI Express Mini Card add-in card designers to follow to assure compatibility with host systems.

For purposes of this specification, power consumption is not necessarily directly related to the thermal dissipation limitations within the system; e.g., additional power may be consumed via the system interface, yet the thermal energy may be dissipated in circuits located off the card (most likely in a remote media interface circuit such as an antenna). Power consumption limits for PCI Express Mini Card are included in Chapter 3.

System Board Requirements:
- System board designers shall ensure that the board can dissipate 28.1 °C/W in the region of the add-in card. The method in which this is dissipated depends on the OEM standards, but natural convection/radiation is unlikely. Most applications will require some air flow over the add-in card.

- Direct attach thermal solutions are not allowed.

Add-In Card Requirements:
- The maximum thermal dissipation directly from any PCI Express Mini Card add-in card is 2.3 W at a component temperature of 90 °C and 65 °C ambient temperature inside the host and around the add-in card.

- De-rate maximum card power 0.046 W for every 1 °C component $T_{CASE}$ is rated below 90 °C.

- Example: $T_{CASE} = 85 °C$, then de-rate power 0.23 W to $P = 2.07$ W.

- The total thermal energy dissipated must be spread out relatively uniformly over the PCI Express Mini Card add-in card in order to avoid hot spots. Figure 2-19 provides guidance on power density. The top side of the card can generally tolerate as much as twice the density as the bottom side of the card, with the components on the bottom side being trapped between the add-in card PCB and the system board PCB.
Figure 2-19: Power Density Uniform Loading at 80 Percent Coverage

Example: If side one of the card is loaded to 0.12 W/cm², the other side of the card (side two) can only be loaded to 0.07 W/cm². In all cases, the sum of power densities for both sides of the card should not exceed 0.19 W/cm².

Note: Additional heat beyond the maximum 2.3 W of thermal dissipation, listed on page 33 as a requirement for an add-in card, may be generated by the PCI Express Mini Card add-in card’s I/O circuitry. For example, for certain modem line conditions in the approved countries, TBR21 states a modem may dissipate as much as an additional 2.4 W (40-V drop at 60 mA). If the add-in card requires additional thermal management in order to stay within the aforementioned criteria, the add-in card manufacturer must coordinate with the system board manufacturer to achieve a final solution.

### 2.6.2.1. Implementation Considerations

The following points should be considered when developing a PCI Express Mini Card add-in card’s thermal design.

- It is accepted that some host platform designs may be designed to support higher TDP limits and, if so, this should be noted by the vendor as a capability beyond the basic assumptions made in establishing the guidelines in this specification.
- The component temperature of 90 °C is an ergonomic requirement so that the customer is not discomforted by the temperature of the PCI Express Mini Card add-in card when using the computer. The 90 °C component temperature is meant to assure that no greater than a 65 °C skin temperature is experienced when touching the exterior of the host device. UL 60950-1 temperature limits could also be considered.
- The card’s TDP should be spread out relatively uniformly over the assembly. Higher TDP components should not be co-located.
- The host platform encloses the card thermally with no forced convection and no predictable or well-defined natural convection air buoyancy path.
Thermal impact of card materials should be considered for temperature rise and for allowable touch temperature.

The card PCB may need thermal vias to help conduction and heat spreading for high TDP components.

The maximum ambient rating for the card may be determined by measuring the card surface temperature when installed in the host unpowered.

### 2.6.3. Thermal Guidelines for Integrating Wireless Wide Area Network Mini Card Add-in Cards

This section provides guidelines for host system board designers to follow to assure compatibility with Wireless Wide Area Network (WWAN) PCI Express Mini Card add-in cards.

It is recommended that system board designers meet the following requirements:

- For WWAN add-in cards, Thermal Dissipation = Electrical Input Power – Antenna Output Power. For WWAN, thermal dissipation can be inferred by measuring electrical input power and antenna output power. Another technique is to add up the maximum thermal dissipation from all components from specification sheets or through measurements.

- Design for the maximum TDP based upon the technology. The worst case WWAN add-in card can dissipate up to 3.1 W of thermal energy as shown in Table 2-6.

#### Table 2-6: Maximum TDP

<table>
<thead>
<tr>
<th>WWAN Technology</th>
<th>Maximum TDP</th>
</tr>
</thead>
<tbody>
<tr>
<td>W-CDMA HSDPA 1900 @ 22 dBm</td>
<td>2.9 W – 3.1 W</td>
</tr>
<tr>
<td>W-CDMA HSDPA 850 @ 22 dBm</td>
<td>2.8 W – 3.0 W</td>
</tr>
<tr>
<td>W-CDMA HSDPA 2100 @ 22 dBm</td>
<td>2.7 W – 2.7 W</td>
</tr>
<tr>
<td>CDMA 2000 1xEVDO @ 24 dBm</td>
<td>2.7 W – 2.9 W</td>
</tr>
<tr>
<td>GPRS Class 10 @ 32 dBm</td>
<td>1.8 W</td>
</tr>
</tbody>
</table>

- Design to a maximum component surface temperature of 85 °C. Components in a WWAN add-in card typically have a maximum surface temperature of 85 °C.

- WWAN add-in cards must operate within their product specification. Power amplifiers are the main heat generators.

  Temperature delta from host to WWAN device at reference PCB area:
  - 0 °C – 20 °C (WWAN idle)
  - 20 °C – 40 °C (WWAN active, still air)

  Temperature delta between PA and reference PCB area:
  - 20 °C – 30 °C (WWAN active)
The WWAN add-in card temperature profile depends on host cooling approach including:

- Natural convection
- Forced air
- Direct attach

Location of “heat sources” near the WWAN add-in card can negatively impact the thermal design. Do not place the add-in card near other host heat sources or “down wind” from such heat sources.

- Host CPU’s and graphics cards are both heat (and noise) sources.

Inadequate cooling may cause the WWAN add-in card to overheat:

- WWAN devices monitor internal temperature to ensure RF performance will be met over target temperature range.
- Required for FCC compliance on Transmitter.
- Overheated modules may have shortened lifespan (field returns).

To be conservative, the thermal design of the system board must consider the TDP of the worst-case operating mode of the WWAN add-in card. The worst case mode is when a WWAN add-in card is sitting on the edge of a cell and continuously transmitting data. For example, this may occur if a camera is attached to the host.

The WWAN add-in card typically does not operate in the worst-case operating mode. For example, consider CDMA 2000 1xEVDO. The Maximum Thermal Dissipation varies based upon the distance from the base station:

- Maximum Thermal Dissipation = 1.0 W (close to the base station)
- Maximum Thermal Dissipation = 1.8 W (middle of the cell)
- Maximum Thermal Dissipation = 2.7 W (edge of the cell)

These values are representative. Maximum input voltage is assumed.

The CDMA 2000 1xEVDO network is constantly sending power control bits to the WWAN add-in card to control the output power. CDMA requires devices to transmit power at the lowest possible level to provide reliable service across the cell.

CDMA 2000 1xEVDO devices go into a power save mode called dormancy on their own after at least 20 seconds of data inactivity.

Dormant state:

- Average Thermal Dissipation: << 1 W
- Maximum Thermal Dissipation: < 1 W

The Average Thermal Dissipation is function of the user-level application that is running and the distance from the base station. Most business applications enable the device to go dormant thereby lowering the average thermal dissipation.

- Average Thermal Dissipation < Maximum Thermal Dissipation
Applications that perform data streaming such as VOIP, video streaming from an attached camera or streaming audio prevent the device from going dormant.

- Average Thermal Dissipation = Max Thermal Dissipation

The host should support the USB Selective Suspend feature to reduce electrical power consumption and thermal dissipation by the WWAN add-in card.

System board designers must consider WWAN in their platform thermal design from the beginning. It is difficult to retrofit WWAN in existing platforms.
3. Electrical Specifications

3.1. Overview

This chapter covers the electrical specifications for PCI Express Mini Card.

3.2. System Interface Signals

Table 3-1 summarizes the 26 signal and 18 power lines that are supported by the system interface. Two primary data interfaces are defined for PCI Express Mini Card: PCI Express and USB. System designers may optionally choose to implement slots that support only one of these interfaces and still be compliant to this specification. As PCI Express Mini Card is targeted to BTO/CTO applications, the proper matching of specific add-in cards to systems with the matching data interface has to be managed by the system integrator.

<table>
<thead>
<tr>
<th>Signal Group</th>
<th>Signal</th>
<th>Direction</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>Power</td>
<td>+3.3Vaux (5 pins)</td>
<td></td>
<td>3.3 V source</td>
</tr>
<tr>
<td></td>
<td>+1.5V (3 pins)</td>
<td></td>
<td>1.5V source</td>
</tr>
<tr>
<td></td>
<td>GND (14 pins)</td>
<td></td>
<td>Return current path</td>
</tr>
<tr>
<td>PCI Express</td>
<td>PETp0, PETn0</td>
<td>Input/Output</td>
<td>PCI Express x1 data interface: one differential transmit pair and one differential receive pair</td>
</tr>
<tr>
<td></td>
<td>PERp0, PERn0</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>REFCLK+, REFCLK−</td>
<td>Input</td>
<td>PCI Express differential reference clock (100 MHz)</td>
</tr>
<tr>
<td>Universal Serial Bus (USB)</td>
<td>USB_D+, USB_D−</td>
<td>Input/Output</td>
<td>USB serial data interface compliant to the USB 2.0 specification</td>
</tr>
<tr>
<td>Signal Group</td>
<td>Signal</td>
<td>Direction</td>
<td>Description</td>
</tr>
<tr>
<td>------------------------------</td>
<td>----------------</td>
<td>-----------</td>
<td>-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------</td>
</tr>
<tr>
<td>Auxiliary Signals (3.3V Compliant)</td>
<td>PERST#</td>
<td>Input</td>
<td>Functional reset to the card</td>
</tr>
<tr>
<td></td>
<td>CLKREQ#</td>
<td>Output</td>
<td>Reference clock request signal</td>
</tr>
<tr>
<td></td>
<td>WAKE#</td>
<td>Output</td>
<td>Open Drain active Low signal. This signal is used to request that the system return from a sleep/suspended state to service a function initiated wake event.</td>
</tr>
<tr>
<td></td>
<td>SMB_DATA</td>
<td>Input/Output</td>
<td>SMBus data signal compliant to the SMBus 2.0 specification</td>
</tr>
<tr>
<td></td>
<td>SMB_CLK</td>
<td>Input</td>
<td>SMBus clock signal compliant to the SMBus 2.0 specification</td>
</tr>
<tr>
<td>Communications Specific Signals</td>
<td>LED_WPAN#,</td>
<td>Output</td>
<td>Open drain, active low signals. These signals are used to allow the PCI Express Mini Card add-in card to provide status indicators via LED devices that will be provided by the system.</td>
</tr>
<tr>
<td></td>
<td>LED_WLAN#,</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>LED_WWAN#</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>W_DISABLE#</td>
<td>Input</td>
<td>Active low signal. This signal is used by the system to disable radio operation on add-in cards that implement radio frequency applications. When implemented, this signal requires a pull-up resistor on the card.</td>
</tr>
<tr>
<td>User Identity Module (UIM) Signals</td>
<td>UIM_PWR (1 pin)</td>
<td>Output</td>
<td>Power source for the UIM. Compliant to the ISO/IEC 7816-3 specification (VCC).</td>
</tr>
<tr>
<td></td>
<td>UIM_RESET</td>
<td>Output</td>
<td>UIM reset signal. Compliant to the ISO/IEC 7816-3 specification (RST).</td>
</tr>
<tr>
<td></td>
<td>UIM_CLK</td>
<td>Output</td>
<td>UIM clock signal. Compliant to the ISO/IEC 7816-3 specification (CLK).</td>
</tr>
<tr>
<td></td>
<td>UIM_VPP</td>
<td>Output</td>
<td>Variable supply voltage (e.g., programming voltage) for class A devices. Refer to ISO/IEC 7816-3 for operating class definitions. This signal is reserved for future use for devices of other classes. Compliant to the ISO/IEC 7816-3 specification (VPP).</td>
</tr>
<tr>
<td></td>
<td>UIM_DATA</td>
<td>Input/Output</td>
<td>UIM data signal. Compliant to the ISO/IEC 7816-3 specification (I/O).</td>
</tr>
</tbody>
</table>
3.2.1. Power Sources and Grounds

PCI Express Mini Card provides two power sources: one at 3.3Vaux (3.3Vaux) and one at 1.5V (+1.5V). The auxiliary voltage source, +3.3Vaux, may be the only supply voltage available during the system’s stand-by/suspend state to support wake event processing on the communications card. The 1.5V voltage source may or may not be present in the low power state.

3.2.2. PCI Express Interface

The PCI Express interface supports a x1 PCI Express interface (one Lane). A Lane consists of an input and an output high-speed differential pair. Also supported is a PCI Express reference clock. Refer to the PCI Express Base Specification for more details on the functional requirements for the PCI Express interface signals.

IMPLEMENTATION NOTE
Lane Polarity

By default, the PETp0 and PETn0 pins (the transmitter differential pair of the connector) shall be connected to the PCI Express transmitter differential pair on the system board and to the PCI Express receiver differential pair on the PCI Express Mini Card add-in card. Similarly by default, the PERp0 and PERn0 pins (the receiver differential pair of the connector) shall be connected to the PCI Express receiver differential pair on the system board and to the PCI Express transmitter differential pair on the PCI Express Mini Card add-in card.

However, the “p” and “n” connections may be reversed to simplify PCB trace routing and minimize vias if needed. All PCI Express receivers incorporate automatic Lane polarity inversion as part of the Link initialization and training and will correct the polarity independently on each Lane. Refer to Section 4.2.4 of the PCI Express Base Specification for more information on Link initialization and training.

IMPLEMENTATION NOTE
Link Power Management

PCI Express Mini Card add-in cards that implement PCI Express-based applications are required by the PCI Express Base Specification to implement Link power management states, including support for the L0s and L1 (in addition to the primary L0 and L3 states). For PCI Express Mini Card implementations, Active State PM for both L0s and L1 states shall also be enabled by default. Refer to Section 5.4 of the PCI Express Base Specification for more information regarding Active State PM.
3.2.3. USB Interface

The USB interface supports USB 2.0 in all three modes (Low Speed, Full Speed, and High Speed). Because there is not a separate USB-controlled voltage bus, USB functions implemented on a PCI Express Mini Card add-in card are expected to report as self-powered devices. All enumeration, bus protocol, and bus management features for this interface are defined by *Universal Serial Bus Specification, Revision 2.0*. USB-based Mini Cards that implement a wakeup process are required to use the in-band wakeup protocol (across the USB_D+/USB_D- pins) as defined in the *Universal Serial Bus Specification* and shall not use the WAKE# signal to enable the in-band wakeup process.

3.2.4. Auxiliary Signals

The auxiliary signals are provided on the system connector to assist with certain system level functionality or implementation. These signals are not required by the PCI Express architecture, but may be required by specific implementations such as PCI Express Mini Card. The high-speed signal voltage levels are compatible with advanced silicon processes. The optional low speed signals are defined to use the +3.3Vaux supply, as it is the lowest common voltage available. Most ASIC processes have high voltage (thick gate oxide) I/O transistors compatible with +3.3V. The use of the +3.3Vaux supply allows PCI Express signaling to be used with existing control bus structures, avoiding a buffered set of signals and bridges between the buses.

The PCI Express Mini Card add-in card and system connectors support the auxiliary signals described in the following sections.

3.2.4.1. Reference Clock

The REFCLK+/REFCLK- signals are used to assist the synchronization of the card’s PCI Express interface timing circuits. Availability of the reference clock at the card interface may be gated by the CLKREQ# signal as described in Section 3.2.4.2. When the reference clock is not available, it will be in the parked state. A parked state is when the clock is not being driven by a clock driver and both REFCLK+ and REFCLK- are pulled to ground by the ground termination resistors. Refer to the *PCI Express Card Electromechanical Specification* for more details on the functional and tolerance requirements for the reference clock signals.

3.2.4.2. CLKREQ# Signal

The CLKREQ# signal is an open drain, active low signal that is driven low by the PCI Express Mini Card function to request that the PCI Express reference clock be available (active clock state) in order to allow the PCI Express interface to send/receive data. Operation of the CLKREQ# signal is determined by the state of the dynamic clock management enable bit in the Link Control Register (offset 010h). When disabled, the CLKREQ# signal shall be asserted at all times whenever power is applied to the card. When enabled, the CLKREQ# signal may be de-asserted during an L1 Link state.
Whenever dynamic clock management is enabled and when a card stops driving CLKREQ# low, it indicates that the device is ready for the reference clock to transition from the active clock state to a parked (not available) clock state. Reference clocks are not guaranteed to be parked by the host system when CLKREQ# gets de-asserted and module designs shall be tolerant of an active reference clock even when CLKREQ# is de-asserted by the module.

The card must drive this signal low during power up, whenever it is reset, and whenever it requires the reference clock to be in the active clock state. Whenever PERST# is asserted, including when the device is not in D0, CLKREQ# shall be asserted.

It is important to note that the PCI Express device must delay de-assertion of its CLKREQ# signal until it is ready for its reference clock to be parked. Also, the device must be able to assert its clock request signal, whether or not the reference clock is active or parked, when it needs to put its Link back into the L0 Link state. Finally, the device must be able to sense an electrical idle break on its up-stream-directed receive port and assert its clock request, whether or not the reference clock is active or parked.

The assertion and de-assertion of CLKREQ# are asynchronous with respect to the reference clock.

Add-in cards that do not implement a PCI Express interface shall leave this output unconnected on the card.

CLKREQ# has additional electrical requirements over and above standard open drain signals that allow it to be shared between devices that are powered off and other devices that may be powered on. The additional requirements include careful circuit design to ensure that a voltage applied to the CLKREQ# signal network never causes damage to a component even if that particular component’s power is not applied.

Additionally, the device must ensure that it does not pull CLKREQ# low unless CLKREQ# is being intentionally asserted in all cases, including when the related function is in D3
told. This means that any component implementing CLKREQ# must be designed such that:

- Unpowered CLKREQ# output circuits are not damaged if a voltage is applied to them from other powered “wire-ORed” sources of CLKREQ#.
- When power is removed from its CLKREQ# generation logic, the unpowered output does not present a low impedance path to ground or any other voltage.

These additional requirements ensure that the CLKREQ# signal network continues to function properly when a mixture of powered and unpowered components have their CLKREQ# outputs wire-ORed together. It is important to note that most commonly available open drain and tri-state buffer circuit designs used “as is” do not satisfy the additional circuit design requirements for CLKREQ#.
3.2.4.2.1. Power-up Requirements

CLKREQ# is asserted in response to PERST# assertion. On power up, CLKREQ# must be asserted by a PCI Express device within a delay (TPVCRL) from the power rails achieving specified operating limits and PERST# assertion. This delay is to allow adequate time for the power to stabilize on the card and certain system functions to start prior to the card starting up. CLKREQ# may not be de-asserted while PERST# is asserted.

![Figure 3-1: Power-Up CLKREQ# Timing](image)

Table 3-2: Power-Up CLKREQ# Timings

<table>
<thead>
<tr>
<th>Symbol</th>
<th>Parameter</th>
<th>Min</th>
<th>Max</th>
<th>Units</th>
</tr>
</thead>
<tbody>
<tr>
<td>TPVCRL</td>
<td>Power Valid to CLKREQ# Output active</td>
<td>100</td>
<td>μs</td>
<td></td>
</tr>
<tr>
<td>TPVPGL</td>
<td>Power Valid to PERST# Input inactive</td>
<td>1</td>
<td>ms</td>
<td></td>
</tr>
<tr>
<td>TPERST#-CLK</td>
<td>REFCLK stable before PERST# inactive</td>
<td>100</td>
<td>μs</td>
<td></td>
</tr>
</tbody>
</table>

The system is required to have the reference clock for a PCI Express device in the parked clock state prior to device power-up. The state of the reference clock is undefined during device power-up, but it must be in the active clock state for a setup time TPERST#-CLK prior to PERST# de-assertion.
### 3.2.4.2.2. Dynamic Clock Control

After a PCI Express device has powered up and whenever its upstream link enters the L1 link state, it shall allow its reference clock to be turned off (put into the parked clock state). To accomplish this, the device de-asserts CLKREQ# (high) and it must allow that the reference clock will transition to the parked clock state within a delay ($T_{\text{CRHoff}}$).

To exit L1, the device must assert CLKREQ# (low) to re-enable the reference clock. After the device asserts CLKREQ# (low) it must allow that the reference clock will continue to be in the parked clock state for a delay ($T_{\text{CRLon}}$) before transitioning to the active clock state. The time that it takes for the device to assert CLKREQ# and for the system to return the reference clock to the active clock state are serialized with respect to the remainder of L1 recovery. This time must be taken into account when the device is reporting its L1 exit latency.

![CLKREQ# Clock Control Timings](image)

**Figure 3-2: CLKREQ# Clock Control Timings**

All links attached to a PCI Express device must complete a transition to the L1.Idle state before the device can de-assert CLKREQ#. The device must assert CLKREQ# when it detects an electrical idle break on any receiver port. The device must assert CLKREQ# at the same time it breaks electrical idle on any of its transmitter ports in order to minimize L1 exit latency.

**Table 3-3: CLKREQ# Clock Control Timings**

<table>
<thead>
<tr>
<th>Symbol</th>
<th>Parameter</th>
<th>Min</th>
<th>Max</th>
<th>Units</th>
</tr>
</thead>
<tbody>
<tr>
<td>$T_{\text{CRHoff}}$</td>
<td>CLKREQ# de-asserted high to clock parked</td>
<td>0</td>
<td></td>
<td>ns</td>
</tr>
<tr>
<td>$T_{\text{CRLon}}$</td>
<td>CLKREQ# asserted low to clock active</td>
<td>400</td>
<td></td>
<td>ns</td>
</tr>
</tbody>
</table>

There is no maximum specification for $T_{\text{CRHoff}}$ and no minimum specification for $T_{\text{CRLon}}$. This means that the system is not required to implement reference clock parking or that the implementation may not always act on a device de-asserting CLKREQ#.

A device should also de-assert CLKREQ# when its link is in L2 or L3, much as it does during L1.
3.2.4.2.3. Clock Request Support Reporting and Enabling

Support for the CLKREQ# dynamic clock protocol should be reported using bit 18 in the PCI Express link capabilities register (offset 0C4h). To enable dynamic clock management, bit 8 of the Link Control register (offset 010h) is provided. By default, the card shall enable CLKREQ# dynamic clock protocol upon initial power up and in response to any warm reset by the host system. System software may subsequently disable this feature as needed. See PCI Express Base Specification, Rev. 1.1 (or later) for more information regarding these bits.

3.2.4.3. PERST# Signal

The PERST# signal is de-asserted to indicate when the system power sources are within their specified voltage tolerance and are stable. PERST# should be used to initialize the card functions once power sources stabilize. PERST# is asserted when power is switched off and also can be used by the system to force a hardware reset on the card. The system may also use PERST# to cause a warm reset of the add-in card. Refer to the PCI Express Card Electromechanical Specification for more details on the functional requirements for the PERST# signal.

3.2.4.4. WAKE# Signal

The WAKE# signal is an open drain, active low signal that is driven low by a PCI Express Mini Card function to reactivate the PCI Express Link hierarchy’s main power rails and reference clocks. Only add-in cards that support the wakeup process connect to this pin. If the add-in card has wakeup capabilities, it must support the WAKE# signal. Likewise, only systems that support the wakeup function need to connect to this pin, but if they do, they must fully support the WAKE# function. If the wakeup process is used, the +3.3Vaux supply must be present and used for this function. The assertion and de-assertion of WAKE# are asynchronous to any system clock. See Chapter 5 of the PCI Express Base Specification for more details on PCI compatible power management. See the PCI Express Card Electromechanical Specification for more details on the functional requirements for the WAKE# signal.

If implemented in the host platform, a host pull-up resistor (≥5 kΩ) tied to no higher than +3.3Vaux is required on this pin.

3.2.4.5. SMBus

The SMBus is a two-wire interface through which various system components can communicate with each other and the rest of the system. It is based on the principles of operation of I²C. The SMBus interface pins are collectively optional for both the add-in card and system board. If the optional management features are implemented, SMBCLK and SMBDAT are both required. The pins assigned to these functions can only be used for these functions and are to be left disconnected if the functions are not implemented. See the PCI Express Card Electromechanical Specification for more details on the functional requirements for the SMBus.
3.2.5. Communications Specific Signals

3.2.5.1. Status Indicators

Three LED signals are provided to enable wireless communications add-in cards to provide status indications to users via system provided indicators.

LED_WPAN#, LED_WLAN#, and LED_WWAN# output signals are active low and are intended to drive system-mounted LED indicators. These signals shall be capable of sinking to ground a minimum of 9.0 mA at up to a maximum \( V_{OL} \) of 400 mV.

Table 3-4 presents a simple indicator protocol for each of two defined LED states as applicable for wireless radio operation. Although the actual definition of the indicator protocol is established by the OEM system developer, the following recommendation may be useful in establishing a minimum common implementation across many platforms.

<table>
<thead>
<tr>
<th>State</th>
<th>Definition</th>
<th>Interpretation</th>
</tr>
</thead>
<tbody>
<tr>
<td>OFF</td>
<td>The LED is emitting no light.</td>
<td>Radio is incapable of transmitting. This state is indicated when the card is not powered, the W_DISABLE# signal is asserted to disable the radio, or when the radio is disabled by software.</td>
</tr>
<tr>
<td>ON</td>
<td>The LED is emitting light.</td>
<td>Radio is capable of transmitting. The LED should remain ON even if the radio is not actually transmitting. For example, the LED remains ON during temporary radio disablements performed by the Mini Card of its own volition to do scanning, switching radios/bands, power-management, etc. If the card is in a state wherein it is possible that radio can begin transmitting without the system user performing any action, this LED should remain ON.</td>
</tr>
</tbody>
</table>

More advanced indicator protocols are allowed as defined by the OEM system developer. Advanced features might include use of blinking or intermittent ON states which can be used to indicate radio operations such as scanning, associating, or data transfer activity. Also, use of blinking states might be useful in reducing LED power consumption.
3.2.5.2. W_DISABLE# Signal

The W_DISABLE# signal is provided to allow wireless communications add-in cards to allow users to disable, via a system-provided switch, the add-in card’s radio operation in order to meet public safety regulations or when otherwise desired. Implementation of this signal is required for systems and all add-in cards that implement radio frequency capabilities.

The W_DISABLE# signal is an active low signal that when asserted (driven low) by the system shall disable radio operation. A pull-up resistor between W_DISABLE# and +3.3Vaux is required on the card and should be in the range of 100 kΩ to 200 kΩ. The assertion and de-assertion of the W_DISABLE# signal is asynchronous to any system clock. All transients resulting from mechanical switches need to be de-bounced by system circuitry.

When the W_DISABLE# signal is asserted, all radios shall be disabled. When the W_DISABLE# is not asserted, the radio may transmit if not disabled by other means such as software. This signal may be shared between multiple Mini Cards.

In normal operation, the card should disassociate with the wireless network and cease any further operations (transmit/receive) as soon as possible after the W_DISABLE# signal is asserted. Given that a graceful disassociation with the wireless network fails to complete in a timely manner, the Mini Card shall discontinue any communications with the network and assure that its radio operation has ceased no later than 30 seconds following the initial assertion of the W_DISABLE# signal. Once the disabling process is complete, the LED specific to the radio shall indicate the disabled condition to the user.

The card should initiate and indicate to the user the process of resuming normal operation within one second of de-assertion of the W_DISABLE# signal. Due to the potential of a software disable state, the combination of both the software state and W_DISABLE# assertion state must be determined before resuming normal operation. Table 3-5 illustrates this requirement as a function of W_DISABLE# and the software control setting such that the radio’s RF operation remains disabled unless both the hardware and software are set to enable the RF features of the card.

<table>
<thead>
<tr>
<th>W_DISABLE#</th>
<th>SW Control Setting*</th>
<th>Radio Operation</th>
</tr>
</thead>
<tbody>
<tr>
<td>De-asserted (HIGH)</td>
<td>Enable Radio</td>
<td>Enabled (RF operation allowed)</td>
</tr>
<tr>
<td>De-asserted (HIGH)</td>
<td>Disable Radio</td>
<td>Disabled (no RF operation allowed)</td>
</tr>
<tr>
<td>Asserted (LOW)</td>
<td>Enable Radio</td>
<td>Disabled (no RF operation allowed)</td>
</tr>
<tr>
<td>Asserted (LOW)</td>
<td>Disable Radio</td>
<td>Disabled (no RF operation allowed)</td>
</tr>
</tbody>
</table>

* This control setting is implementation specific; this column represents the collective intention of the host software to manage radio operation.

The system is required to assure that W_DISABLE# be in a deterministic state (asserted or de-asserted) whenever power is applied to the add-in; i.e., +3.3Vaux is present.
3.2.6. User Identity Module (UIM) Interface

The UIM signals are defined on the system connector to provide the interface between the removable User Identity Module (UIM), an extension of a Subscriber Identity Module (SIM), and a wireless wide area network (WWAN) radio device residing on the PCI Express Mini Card add-in card. The UIM contains parameters necessary for the WWAN device's operation in a wireless wide area network radio environment. The UIM signals are described in the following sections for PCI Express Mini Card add-in cards that support the off-card UIM interface.

3.2.6.1. UIM_PWR

Refer to ISO/IEC 7816-3 for more details on the voltage and current tolerance requirements for the UIM_PWR power source. Note that the UIM grounding requirements can be provided by using any GND pin. Only PCI Express Mini Card add-in cards that support a UIM card shall connect to this pin. If the add-in card has UIM support capabilities, it must support the UIM_PWR power source at the appropriate voltage for each class of operating conditions (i.e., voltage) supported as defined in ISO/IEC 7816-3.

UIM_PWR maps to contact number C1 as defined in ISO/IEC 7816-2.

3.2.6.2. UIM_RESET

This signal provides the UIM card with the reset signal. Refer to ISO/IEC 7816-3 for more details on the functional and tolerance requirements for the UIM_RESET signal. Only PCI Express Mini Card add-in cards that support a UIM card shall connect to this pin. If the add-in card has UIM support capabilities, it must support the UIM_RESET signal.

UIM_RESET maps to contact number C2 as defined in ISO/IEC 7816-2.

3.2.6.3. UIM_CLK

This signal provides the UIM card with the clock signal. Refer to ISO/IEC 7816-3 for more details on the functional and tolerance requirements for the UIM_CLK signal. Only PCI Express Mini Card add-in cards that support a UIM card shall connect to this pin. If the add-in card has UIM support capabilities, it must support the UIM_CLK signal.

UIM_CLK maps to contact number C3 as defined in ISO/IEC 7816-2.

3.2.6.4. UIM_VPP

Refer to ISO/IEC 7816-3 for more details on the voltage and current tolerance requirements for the UIM_VPP power source for class A devices.

This signal is reserved for future use for devices of other classes.

UIM_VPP maps to contact number C6 as defined in ISO/IEC 7816-2.
3.2.6.5. **UIM_DATA**

This signal is used as output (UIM reception mode) or input (UIM transmission mode) for serial data. Refer to ISO/IEC 7816-3 for more details on the functional and tolerance requirements for the UIM_DATA signal. Only PCI Express Mini Card add-in cards that support a UIM card shall connect to this pin. If the add-in card has UIM support capabilities, it must support the UIM_DATA signal.

UIM_DATA maps to contact number C7 as defined in ISO/IEC 7816-2.

### 3.3. Connector Pin-out Definitions

The following sections illustrate signal pin-outs for the system connector. Table 3-6 lists the pin-out for the system connector.

#### Table 3-6: System Connector Pin-out

<table>
<thead>
<tr>
<th>Pin #</th>
<th>Name</th>
<th>Pin #</th>
<th>Name</th>
</tr>
</thead>
<tbody>
<tr>
<td>51</td>
<td>Reserved</td>
<td>52</td>
<td>+3.3Vaux</td>
</tr>
<tr>
<td>49</td>
<td>Reserved</td>
<td>50</td>
<td>GND</td>
</tr>
<tr>
<td>47</td>
<td>Reserved</td>
<td>48</td>
<td>+1.5V</td>
</tr>
<tr>
<td>45</td>
<td>Reserved</td>
<td>46</td>
<td>LED_WPAN#</td>
</tr>
<tr>
<td>43</td>
<td>GND</td>
<td>44</td>
<td>LED_WLAN#</td>
</tr>
<tr>
<td>41</td>
<td>+3.3Vaux</td>
<td>42</td>
<td>LED_WWAN#</td>
</tr>
<tr>
<td>39</td>
<td>+3.3Vaux</td>
<td>40</td>
<td>GND</td>
</tr>
<tr>
<td>37</td>
<td>GND</td>
<td>38</td>
<td>USB_D+</td>
</tr>
<tr>
<td>35</td>
<td>GND</td>
<td>36</td>
<td>USB_D-</td>
</tr>
<tr>
<td>33</td>
<td>PETp0</td>
<td>34</td>
<td>GND</td>
</tr>
<tr>
<td>31</td>
<td>PETn0</td>
<td>32</td>
<td>SMB_DATA</td>
</tr>
<tr>
<td>29</td>
<td>GND</td>
<td>30</td>
<td>SMB_CLK</td>
</tr>
<tr>
<td>27</td>
<td>GND</td>
<td>28</td>
<td>+1.5V</td>
</tr>
<tr>
<td>25</td>
<td>PERp0</td>
<td>26</td>
<td>GND</td>
</tr>
<tr>
<td>23</td>
<td>PERn0</td>
<td>24</td>
<td>+3.3Vaux</td>
</tr>
<tr>
<td>21</td>
<td>GND</td>
<td>22</td>
<td>PERST#</td>
</tr>
<tr>
<td>19</td>
<td>Reserved*</td>
<td>20</td>
<td>W_DISABLE#</td>
</tr>
<tr>
<td></td>
<td>(UIM_C4)</td>
<td></td>
<td></td>
</tr>
<tr>
<td>17</td>
<td>Reserved*</td>
<td>18</td>
<td>GND</td>
</tr>
<tr>
<td></td>
<td>(UIM_C8)</td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

**Mechanical Key**

<table>
<thead>
<tr>
<th>Pin #</th>
<th>Name</th>
<th>Pin #</th>
<th>Name</th>
</tr>
</thead>
<tbody>
<tr>
<td>15</td>
<td>GND</td>
<td>16</td>
<td>UIM_VPP</td>
</tr>
<tr>
<td>13</td>
<td>REFCLK+</td>
<td>14</td>
<td>UIM_RESET</td>
</tr>
<tr>
<td>11</td>
<td>REFCLK-</td>
<td>12</td>
<td>UIM_CLK</td>
</tr>
</tbody>
</table>
### 3.3.1. Grounds

Some of the higher frequency signals require additional isolation from surrounding signals using the concept of interleaving ground (GND) pins separating signals within the connector. These pins should be treated as a normal ground pin with connections immediately made to the ground planes within a card design.

### 3.3.2. Coexistence Pins

COEX1 and COEX2 are provided to allow for the implementation of wireless coexistence solutions between the radio(s) on the Mini Card and other off-card radio(s). These other radios can be located on another Mini Card located in the same host platform or as alternate radio implementations (e.g., using a PCI Express Mini CEM or a proprietary form-factor add-in solution).

The functional definition of these pins are OEM specific and should be coordinated between the host platform OEM and card vendors. The ordered labeling of these signals in this specification are intended to help establish consistent implementations, where practical, across multiple instances of cards in the host platform.

### 3.3.3. Reserved Pins

Reserved pins are expected to be not terminated on either the add-in card or system board side of the connector. These pins are reserved for definition with future revisions of this specification. Non-standard use of these pins may result in incompatibilities in solutions aligned with the future revision.

One subset of the reserved pins is tentatively reserved for specific applications as noted in Table 3-6. If new functionality requires use of these specially marked pins, they may be released for redefinition on an as needed basis.
3.4. Electrical Requirements

3.4.1. Logic Signal Requirements

The 3.3V card logic levels for single-ended digital signals (WAKE#, CLKREQ#, PERST#, and W_DISABLE#) are given in Table 3-7.

Table 3-7: DC Specification for 3.3V Logic Signaling

<table>
<thead>
<tr>
<th>Symbol</th>
<th>Parameter</th>
<th>Conditions</th>
<th>Min</th>
<th>Max</th>
<th>Units</th>
<th>Notes</th>
</tr>
</thead>
<tbody>
<tr>
<td>+3.3Vaux</td>
<td>Supply Voltage</td>
<td>3.3 – 9%</td>
<td>3.3 + 9%</td>
<td>V 3</td>
<td></td>
<td></td>
</tr>
<tr>
<td>V_{IH}</td>
<td>Input High Voltage</td>
<td>2.0</td>
<td>3.6 V</td>
<td>V 1</td>
<td></td>
<td></td>
</tr>
<tr>
<td>V_{IL}</td>
<td>Input Low Voltage</td>
<td>-0.5</td>
<td>0.8 V</td>
<td>V 1</td>
<td></td>
<td></td>
</tr>
<tr>
<td>I_{OL}</td>
<td>Output Low Current for</td>
<td>0.4 V</td>
<td>4 mA</td>
<td>±5%</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>open-drain signals</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>I_{IN}</td>
<td>Input Leakage Current</td>
<td>0 V to 3.3 V</td>
<td>-10</td>
<td>+10 µA</td>
<td>±5%</td>
<td></td>
</tr>
<tr>
<td>I_{LKG}</td>
<td>Output Leakage Current</td>
<td>0 V to 3.3 V</td>
<td>-50</td>
<td>+50 µA</td>
<td>±5%</td>
<td></td>
</tr>
<tr>
<td>C_{IN}</td>
<td>Input Pin Capacitance</td>
<td>7 pF</td>
<td></td>
<td>±5%</td>
<td></td>
<td></td>
</tr>
<tr>
<td>C_{OUT}</td>
<td>Output Pin Capacitance</td>
<td>30 pF</td>
<td></td>
<td>±5%</td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

Notes:
1. Applies to PERST# and W_DISABLE#.
2. Applies to CLKREQ# and WAKE#.
3. As measured at the card connector pad.

3.4.2. Digital Interfaces

A common electrical test fixture is specified and used for evaluating connector signal integrity. The test fixture has 50 Ω single ended traces 6 mils wide that must be uncoupled. The impedance variation of those traces shall be controlled within ±5%. Refer to Appendix A for detailed discussions on the test fixture.

Detailed testing procedures, such as the vector network analyzer settings, operation, and calibration are specified in Appendix A. This appendix should be used in conjunction with the PCI Express Connector Test Fixture.

For the insertion loss and return loss tests, the measurement shall include 1-inch long PCB traces with 0.5 inches on the system board and 0.5 inches on the add-in card. Note that the edge finger pad is not counted as the add-in card PCB trace. It is considered part of the connector interface. The 1-inch PCB trace included in the connector measurement is a part of the trace length allowed on the system board.

Either single ended measurements that are processed to extract the differential characteristics or true differential measurements are allowed. The detailed definition and description of the test fixture and the measurement procedures are provided separately in Appendix A.

An additional consideration to the connector electrical performance is the connector-to-system board and connector-to-add-in-card launches. The connector through hole pad and anti-pad sizes,
as well as trace layout on the system board shall follow the recommendations in the *PCI Express Electrical Design Guidelines*. On the add-in card, the ground and power planes underneath the PCI Express high-speed signals (edge fingers) shall be removed. Otherwise, the edge fingers will have too much capacitance and greatly degrade the connector performance. More detailed discussion on the add-in card electrical design can be found in Appendix A and *PCI Express Electrical Design Guidelines*.

Table 3-8 lists the electrical signal integrity parameters, requirements, and test procedures.

<table>
<thead>
<tr>
<th>Parameter</th>
<th>Procedure</th>
<th>Requirements</th>
</tr>
</thead>
<tbody>
<tr>
<td>Insertion loss (IL)</td>
<td>EIA 364-101</td>
<td>1 dB max up to 1.25 GHz; [1.6 \times (F - 1.25)+1] dB for 1.25 GHz &lt; F ≤ 3.75 GHz (for example, ≤5 dB at F = 3.75 GHz)</td>
</tr>
<tr>
<td></td>
<td>The EIA standard must be used with</td>
<td></td>
</tr>
<tr>
<td></td>
<td>the following considerations:</td>
<td></td>
</tr>
<tr>
<td></td>
<td>1. The step-by-step measurement</td>
<td></td>
</tr>
<tr>
<td></td>
<td>procedure is outlined in Appendix</td>
<td></td>
</tr>
<tr>
<td></td>
<td>A common test fixture for connector</td>
<td></td>
</tr>
<tr>
<td></td>
<td>characterization will be used.</td>
<td></td>
</tr>
<tr>
<td></td>
<td>3. This is a differential insertion</td>
<td></td>
</tr>
<tr>
<td></td>
<td>loss requirement. Therefore, either</td>
<td></td>
</tr>
<tr>
<td></td>
<td>true differential measurement must</td>
<td></td>
</tr>
<tr>
<td></td>
<td>be made or post processing of the</td>
<td></td>
</tr>
<tr>
<td></td>
<td>single ended measurements must be</td>
<td></td>
</tr>
<tr>
<td></td>
<td>done to extract the differential</td>
<td></td>
</tr>
<tr>
<td></td>
<td>characteristics of the connector.</td>
<td></td>
</tr>
<tr>
<td></td>
<td>The methodology of doing so is</td>
<td></td>
</tr>
<tr>
<td></td>
<td>covered in Appendix A.</td>
<td></td>
</tr>
<tr>
<td>Return loss (RL)</td>
<td>EIA 364-108</td>
<td>≤ -12 dB up to 1.3 GHz; ≤ -7 dB up to 2 GHz; ≤ -4 dB up to 3.75 GHz</td>
</tr>
<tr>
<td></td>
<td>The EIA standard must be used with</td>
<td></td>
</tr>
<tr>
<td></td>
<td>the following considerations:</td>
<td></td>
</tr>
<tr>
<td></td>
<td>1. The step-by-step measurement</td>
<td></td>
</tr>
<tr>
<td></td>
<td>procedure is outlined in Appendix</td>
<td></td>
</tr>
<tr>
<td></td>
<td>A common test fixture for connector</td>
<td></td>
</tr>
<tr>
<td></td>
<td>characterization will be used.</td>
<td></td>
</tr>
<tr>
<td></td>
<td>3. This is a differential return</td>
<td></td>
</tr>
<tr>
<td></td>
<td>loss requirement. Therefore, either</td>
<td></td>
</tr>
<tr>
<td></td>
<td>true differential measurement must</td>
<td></td>
</tr>
<tr>
<td></td>
<td>be made or post processing of the</td>
<td></td>
</tr>
<tr>
<td></td>
<td>single ended measurements must be</td>
<td></td>
</tr>
<tr>
<td></td>
<td>done to extract the differential</td>
<td></td>
</tr>
<tr>
<td></td>
<td>characteristics of the connector.</td>
<td></td>
</tr>
<tr>
<td></td>
<td>The methodology of doing so is</td>
<td></td>
</tr>
<tr>
<td></td>
<td>covered in Appendix A.</td>
<td></td>
</tr>
<tr>
<td>Intra-pair skew</td>
<td>Intra-pair skew must be achieved by</td>
<td>5 ps max</td>
</tr>
<tr>
<td></td>
<td>design; measurement not required.</td>
<td></td>
</tr>
<tr>
<td>Parameter</td>
<td>Procedure</td>
<td>Requirements</td>
</tr>
<tr>
<td>-------------------</td>
<td>-------------------------</td>
<td>------------------------------------------------------------------------------</td>
</tr>
<tr>
<td>Crosstalk: NEXT</td>
<td>EIA 364-90</td>
<td>-32 dB up to 1.25 GHz; ≤-[32 - 2.4 * (F - 1.25)] dB for 1.25 GHz ≤ F ≤ 3.75 GHz (for example, ≤ -26 dB at 3.75 GHz)</td>
</tr>
<tr>
<td></td>
<td>The EIA standard must be used with the following considerations:</td>
<td></td>
</tr>
<tr>
<td></td>
<td>1. The crosstalk requirement is with respect to all the adjacent differential pairs including the crosstalk from opposite sides of the connector. This is reflected in the measurement procedure and adjustments to the procedure should be made accordingly.</td>
<td></td>
</tr>
<tr>
<td></td>
<td>2. The step-by-step measurement procedure is outlined in Appendix A.</td>
<td></td>
</tr>
<tr>
<td></td>
<td>3. A common test fixture for connector characterization will be used.</td>
<td></td>
</tr>
<tr>
<td></td>
<td>This is a differential crosstalk requirement between a victim differential signal pair and all of its adjacent differential signal pairs. Therefore, either true differential measurement must be made or post processing of the single ended measurements must be done to extract the differential crosstalk of the connector. The methodology of doing so is covered in Appendix A.</td>
<td></td>
</tr>
<tr>
<td>Jitter</td>
<td>By design; measurement not required</td>
<td>10 ps max</td>
</tr>
</tbody>
</table>

Notes:
1. A network analyzer is preferred. If greater dynamic range is required, a signal generator/spectrum analyzer may be used. Differential measurements require the use of a two-port (or a four-port) network analyzer to measure the connector. The differential parameters may be measured directly if the equipment supports “True” differential excitation. (“True” differential excitation is the simultaneous application of a signal to one line of the pair and a 180-degree phase shifted version of the signal to the second line of the pair.) If single ended measurements are made, the differential connector parameters must be derived from the single ended measurements as defined in Appendix A.
2. If differential measurements are made directly by application of differential signals, the equipment must use phase-matched fixturing. The fixturing skew and measurement cabling should be verified to be < 1 ps on a TDR.
3. The connector shall be targeted for a 100 Ω differential impedance, though it is not explicitly specified.
3.4.3. Power

PCI Express Mini Card has two defined power rails: +3.3Vaux and +1.5V. Table 3-9 lists the voltage tolerances and power ratings for each PCI Express Mini Card slot implemented in a system.

Table 3-9: Power Ratings

<table>
<thead>
<tr>
<th>Power Rail</th>
<th>Voltage Tolerance</th>
<th>D0-D2, D3hot Power¹</th>
<th>D3cold Power², ³</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td></td>
<td>Peak (max) mA</td>
<td>Normal (max) mA</td>
</tr>
<tr>
<td>3.3Vaux</td>
<td>±9%</td>
<td>2,750</td>
<td>1,100</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>+1.5V</td>
<td>±5%</td>
<td>500</td>
<td>375</td>
</tr>
</tbody>
</table>

1. For USB: Power states greater than Bus Suspend.
2. For USB: Wake enabled is USB Remote wakeup-Enabled and No Wake enabled is USB Remote wakeup-Disabled.
3. This D3 current limit only applies when the +1.5V voltage source is not available; i.e., the card is in D3cold.

Definitions:
Peak – The highest averaged current value over any 100-microsecond period
Normal – The highest averaged current value over any 1-second period

Note: For Peak, the value of “100-microsecond period” was derived as follows:
The period of time that the current is to be measured and averaged over must be less than a single GPRS slot time. This enables measurement of the average peak current within a single GPRS slot. There are 4.6 milliseconds/GPRS frame and eight slots per GPRS frame = 575 microseconds/slot. The 100-microsecond period < 575-microsecond period.

The operation of the +3.3Vaux power source shall conform to the PCI Bus Power Management Interface Specification and the Advanced Configuration and Power Interface (ACPI) Specification, except as otherwise specified by this document. If the host does not support wake from D3, +3.3Vaux may be removed by the host when +1.5V is removed.

3.5. Card Enumeration

All PCI Express-based Mini Cards must enumerate to either multi-function or single function PCI Endpoints.

All USB-based Mini Cards must enumerate to either single function traditional USB Devices or Composite Devices or Compound Devices.
A. Supplemental Guidelines for PCI Express Mini Card Connector Testing

This section provides supplemental guidelines for testing a PCI Express Mini Card connector. Because the PCI Express Mini Card connector has a different form factor and pin configuration than the desktop connector, a set of specific test boards has been designed to be used as the test vehicle for the PCI Express Mini Card connectors.

A.1. Test Boards Assembly

There are three test boards: a baseboard and two plug-in cards. The baseboard has the footprints for the PCI Express Mini Card connector. One plug-in card is used in insertion loss and return loss measurement. The other plug-in card is used for crosstalk testing.
A.1.1. Base Board Assembly

Figure A-1: Base Board Insertion Loss/Return Loss Structure

Figure A-2: Base Board Crosstalk Structure
All parts should be on the front side of the baseboard (i.e., the side printed with description of the board). Load the PCI Express Mini Card connector to location J44 and J48. Load female SMA connectors to locations J4, J9, J72, J75, J83, and J86. Load 0402-SMT 50 Ω resistors to locations R1, R3, R8, R9, R71, R72, R82, and R83.

A.1.2. Plug-in Cards Assembly

Figure A-3: Plug-in Card Insertion Loss/Return Loss Structure

Figure A-4: Plug-in Card Insertion Loss/Return Loss Structure
A.2. Insertion Loss Measurement

Follow the guidelines in Section 5 of the PCI Express Connector High Speed Electrical Test Procedure. The mobile test vehicle has the test structures (SMA and traces) as shown in Figure A-1 and Figure A-3.

A.3. Return Loss Measurement

Follow the guidelines in Section 6 of the PCI Express Connector High Speed Electrical Test Procedure. The mobile test vehicle has the test structures (SMA and traces) as shown in Figure A-2 and Figure A-4.

A.4. Near End Crosstalk Measurement

Because the PCI Express Mini Card connector is x1 (one transmit differential pair and one receive differential pair), the near end crosstalk measurement can be limited to the two differential pairs. Therefore, the test structure and the mathematics of calculating the near end crosstalk are simplified. The SMA connectors on the board shown in Figure 4 of the PCI Express Connector High Speed Electrical Test Procedure can be reduced to the following: J72, J75, J83, and J86. Other neighboring pins on the connector are terminated to 50 Ω or ground. J72 and J75 form the aggressor pair and J83 and J86 form the victim pair.

Figure A-5 shows the configuration used in mobile measurements followed by an equation to calculate the near end crosstalk. For details on making measurements, refer to Section 7 of the PCI Express Connector High Speed Electrical Test Procedure.

![Figure A-5: Near End Crosstalk Measurement Illustration](image-url)
Equation A-1: Simplified NEXT Equation for Mobile

Follow the procedures in Section 8 of the PCI Express Connector High Speed Electrical Test Procedure to measure the S-parameters. As a result, substituting the reference designator (J numbers) into Equation A-1, we have:

\[
DDNEXT = \frac{1}{2} \left( S_{4.1} + S_{3.2} \right) - \frac{1}{2} \left( S_{3.1} + S_{4.2} \right)
\]

Equation A-2: NEXT Equation for Mobile Connector
B. I/O Connector Guidelines

This appendix provides supplemental guidelines regarding available I/O connectors that have been successfully used for applications intended for PCI Express Mini Card.

B.1. Wire-line Modems

I/O connector recommendations for wire-line modem applications are provided in Section 5.5.2 of the Mini PCI Specification, Revision 1.0.

B.2. IEEE 802.3 Wired Ethernet

For I/O connector recommendations for IEEE 802.3 wired Ethernet (LAN) applications, refer to Section 5.5.2 of the Mini PCI Specification, Revision 1.0.

B.3. IEEE 802.11 Wireless Ethernet

The following commercially-available connectors have been successfully used in Mini PCI wireless applications. Refer to vendor specifications for more information.
